

### Features

- Low Jitter Crystal Oscillator (XO)
- Less than 1 ps Typical RMS Phase Jitter
- Differential LVPECL Output
- Output Frequency from 50 MHz to 690 MHz
- Factory Configured or Field Programmable
- Integrated Phase-Locked Loop (PLL)
- Output Enable or Power Down Function
- Supply Voltage: 3.3V or 2.5V
- Pb-Free Package: 5.0 x 3.2 mm LCC
- Commercial and Industrial Temperature Ranges

## **Functional Description**

The CY2X014 is a high performance and high frequency Crystal Oscillator (XO). The device uses a Cypress proprietary low noise PLL to synthesize the frequency from an embedded crystal.

The CY2X014 is available as a factory configured device or as a field programmable device.



### Pinout

Figure 1. Pin Diagram - 6 Pin Ceramic LCC



٠



| Table 1. | Pin | Definitions | - 6 | Pin | Ceramic LCC | ; |
|----------|-----|-------------|-----|-----|-------------|---|
|----------|-----|-------------|-----|-----|-------------|---|

| Pin  | Name      | I/O Type      | Description                                                                                                                                                                                                   |
|------|-----------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | OE/PD#    |               | Output Enable Pin: Active HIGH. If OE = 1, CLK is enabled.<br>Power Down Pin: Active LOW. If PD# = 0, the device is powered down and the clock is<br>disabled. The functionality of this pin is programmable. |
| 4, 5 | CLK, CLK# | LVPECL Output | Differential Output Clock                                                                                                                                                                                     |
| 2    | DNU       | -             | Do Not Use: DNU pins are electrically connected, but perform no function                                                                                                                                      |
| 6    | VDD       | Power         | Supply Voltage: 2.5V or 3.3V                                                                                                                                                                                  |
| 3    | VSS       | Power         | Ground                                                                                                                                                                                                        |

### **Programming Description**

The CY2X014 is a programmable device. Before being used in an application, it must be programmed with the output frequencies and other variables described in a later section. Two different device types are available, each with its own programming flow. They are described in the following sections.

#### Field Programmable CY2X014F

Field programmable devices are shipped unprogrammed and must be programmed before being installed on a printed circuit board (PCB). Customers use CyberClocks<sup>™</sup> Online Software to specify the device configuration and generate a JEDEC (extension .jed) programming file. Programming of samples and prototype quantities is available using a Cypress programmer. Third party vendors manufacture programmers for small to large volume applications. Cypress's value added distribution partners also provide programming services. Field programmable devices are designated with an "F" in the part number. They are intended for quick prototyping and inventory reduction.

The software is located at www.cyberclocksonline.com.

#### Factory Configured CY2X014

For ready-to-use devices, the CY2X014 is available with no field programming required. All requests are submitted to the local Cypress Field Application Engineer (FAE) or sales representative. After the request is processed, the user receives a new part number, samples, and data sheet with the programmed values. This part number is used for additional sample requests and production orders. The CY2X014 is one time programmable (OTP).

### **Programming Variables**

#### **Output Frequency**

The CY2X014 can synthesize a frequency to a resolution of one part per million (ppm), but the actual accuracy of the output frequency is limited by the accuracy of the integrated reference crystal.

The CY2X014 has an output frequency range of 50 MHz to 690 MHz, but the range is not continuous. The CY2X014 cannot generate frequencies in the ranges of 521 MHz to 529 MHz and 596 MHz to 617 MHz.

#### Pin 1: Output Enable or Power Down (OE/PD#)

Pin 1 is programmed as either Output Enable (OE) or Power Down (PD#). The OE function is used to enable or disable the CLK output quickly, but it does not reduce core power consumption. The PD# function puts the device into a low power state, but the wake up takes longer because the PLL must reacquire lock.

#### Industrial vs. Commercial Device Performance

Industrial and Commercial devices have different internal crystals. They have a potentially significant impact on performance levels for applications requiring the lowest possible phase noise. CyberClocks Online Software displays expected performance for both options.

#### Phase Noise vs. Jitter Performance

In most cases, the device configuration for optimal phase noise performance is different from the device configuration for optimal cycle to cycle or period jitter. CyberClocks Online Software includes algorithms to optimize performance for either parameter.

#### Table 2. Device Programming Variables

| Variable                                     |
|----------------------------------------------|
| Output Frequency                             |
| Pin 1 Function (OE or PD#)                   |
| Optimization (Phase Noise or Jitter)         |
| Temperature Range (Commercial or Industrial) |



## **Absolute Maximum Conditions**

| Parameter                      | Description                             | Condition                   | Min  | Max                  | Unit |
|--------------------------------|-----------------------------------------|-----------------------------|------|----------------------|------|
| V <sub>DD</sub>                | Supply Voltage                          |                             | -0.5 | 4.4                  | V    |
| V <sub>IN</sub> <sup>[1]</sup> | Input Voltage, DC                       | Relative to V <sub>SS</sub> | -0.5 | V <sub>DD</sub> +0.5 | V    |
| Τ <sub>S</sub>                 | Temperature, Storage                    | Non operating               | -55  | 135                  | °C   |
| TJ                             | Temperature, Junction                   |                             | -40  | 135                  | °C   |
| ESD <sub>HBM</sub>             | ESD Protection (Human Body Model)       | JEDEC STD 22-A114-B         | 2000 |                      | V    |
| $\Theta_{JA}^{[2]}$            | Thermal Resistance, Junction to Ambient | 0 m/s airflow               |      | 64                   | °C/W |

## **Operating Conditions**

| Parameter       | Description                                                                             | Min   | Тур | Max   | Unit |
|-----------------|-----------------------------------------------------------------------------------------|-------|-----|-------|------|
| V <sub>DD</sub> | 3.3V Supply Voltage Range                                                               | 3.0   | 3.3 | 3.6   | V    |
|                 | 2.5V Supply Voltage Range                                                               | 2.375 | 2.5 | 2.625 | V    |
|                 | Power Up Time for $V_{DD}$ to Reach Minimum Specified Voltage (Power Ramp is Monotonic) | 0.05  | -   | 500   | ms   |
| T <sub>A</sub>  | Ambient Temperature (Commercial)                                                        | 0     | -   | 70    | °C   |
|                 | Ambient Temperature (Industrial)                                                        | -40   | -   | 85    | °C   |

## **DC Electrical Characteristics**

| Parameter                      | Description                                                                 | Condition                                                                  | Min                    | Тур | Max                        | Unit |
|--------------------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------|------------------------|-----|----------------------------|------|
| I <sub>DD</sub> <sup>[3]</sup> | Operating Supply Current                                                    | $V_{DD}$ = 3.6V, CLK = 150 MHz, OE/PD# = $V_{DD}$ , output terminated      | -                      | -   | 150                        | mA   |
|                                |                                                                             | $V_{DD}$ = 2.625V, CLK = 150 MHz, OE/PD#<br>= $V_{DD}$ , output terminated | -                      | -   | 145                        | mA   |
| I <sub>SB</sub>                | Standby Supply Current                                                      | PD# = V <sub>SS</sub>                                                      | -                      | -   | 200                        | μA   |
| V <sub>OH</sub>                | LVPECL High Output Voltage                                                  | $V_{DD}$ = 3.3V or 2.5V, $R_{TERM}$ = 50 $\Omega$ to $V_{DD}$ – 2.0V       | V <sub>DD</sub> – 1.15 | _   | V <sub>DD</sub> –<br>0.75  | V    |
| V <sub>OL</sub>                | LVPECL Low Output Voltage                                                   | $V_{DD}$ = 3.3V or 2.5V, $R_{TERM}$ = 50 $\Omega$ to $V_{DD}$ – 2.0V       | V <sub>DD</sub> – 2.0  | -   | V <sub>DD</sub> –<br>1.625 | V    |
| V <sub>OD1</sub>               | LVPECL Output Voltage Swing<br>(V <sub>OH</sub> - V <sub>OL</sub> )         | $V_{DD}$ = 3.3V or 2.5V, $R_{TERM}$ = 50 $\Omega$ to $V_{DD}$ – 2.0V       | 600                    | -   | 1000                       | mV   |
| V <sub>OD2</sub>               | LVPECL Output Voltage Swing<br>(V <sub>OH</sub> - V <sub>OL</sub> )         | $V_{DD}$ = 2.5V, $R_{TERM}$ = 50 $\Omega$ to $V_{DD}$ – 1.5V               | 500                    | -   | 1000                       | mV   |
| V <sub>OCM</sub>               | LVPECL Output Common Mode<br>Voltage (V <sub>OH</sub> + V <sub>OL</sub> )/2 | $V_{DD}$ = 2.5V, $R_{TERM}$ = 50 $\Omega$ to $V_{DD}$ – 1.5V               | 1.2                    | -   | -                          | V    |
| I <sub>OZ</sub>                | LVPECL Output Leakage Current                                               | PD#/OE = V <sub>SS</sub>                                                   | -35                    | -   | 35                         | μA   |
| V <sub>IH</sub>                | Input High Voltage                                                          |                                                                            | 0.7*V <sub>DD</sub>    | -   | -                          | V    |
| V <sub>IL</sub>                | Input Low Voltage                                                           |                                                                            | -                      | -   | 0.3*V <sub>DD</sub>        | V    |
| I <sub>IH</sub>                | Input High Current                                                          | Input = V <sub>DD</sub>                                                    | -                      | -   | 115                        | μA   |
| IIL                            | Input Low Current                                                           | Input = V <sub>SS</sub>                                                    | -                      | -   | 50                         | μA   |
| CIN                            | Input Capacitance                                                           |                                                                            | -                      | 15  | -                          | pF   |

#### Notes

3. I<sub>DD</sub> includes ~24 mA of current that is dissipated externally in the output termination resistors.

<sup>1.</sup> The voltage on any input or I/O pin cannot exceed the power pin during power up.

Simulated. The board is derived from the JEDEC multilayer standard. It measures 76 x 114 x 1.6 mm and has 4-layers of copper (2/1/1/2 oz.). The internal layers are 100% copper planes, while the top and bottom layers have 50% metalization. No vias are included in the model.



# AC Electrical Characteristics<sup>[4]</sup>

| Parameter                       | Description                                            | Condition                                                                                                          | Min | Тур | Max | Unit |
|---------------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| F <sub>OUT</sub>                | Output Frequency <sup>[6]</sup>                        |                                                                                                                    | 50  | -   | 690 | MHz  |
| FSC                             | Frequency Stability, Commercial Devices <sup>[5]</sup> | $V_{DD}$ = min to max, $T_A$ = 0°C to 70°C                                                                         | _   | -   | ±35 | ppm  |
| FSI                             | Frequency Stability, Industrial Devices <sup>[5]</sup> | $V_{DD}$ = min to max, $T_A$ = -40° to 85°C                                                                        | -   | -   | ±55 | ppm  |
| AG                              | Aging, 10 Years                                        |                                                                                                                    | _   | -   | ±15 | ppm  |
| T <sub>DC</sub>                 | Output Duty Cycle                                      | F <= 450 MHz, measured at zero crossing                                                                            | 45  | 50  | 55  | %    |
|                                 |                                                        | F > 450 MHz, measured at zero crossing                                                                             | 40  | 50  | 60  | %    |
| T <sub>R</sub> , T <sub>F</sub> | Output Rise and Fall Time                              | 20% and 80% of full output swing                                                                                   | 200 | 400 | 600 | ps   |
| Т <sub>ОНZ</sub>                | Output Disable Time                                    | Time from falling edge on OE to stopped outputs (Asynchronous)                                                     | -   | -   | 100 | ns   |
| T <sub>OE</sub>                 | Output Enable Time                                     | Time from rising edge on OE to outputs at a valid frequency (Asynchronous)                                         | -   | -   | 100 | ns   |
| T <sub>LOCK</sub>               | Startup Time                                           | Time for CLK to reach valid frequency<br>measured from the time<br>$V_{DD} = V_{DD}(min.)$ or from PD# rising edge | _   | -   | 10  | ms   |
| T <sub>Jitter(\u00f6)</sub>     | RMS Phase Jitter (Random)                              | F <sub>OUT</sub> = 106.25 MHz (12 kHz to 20 MHz)                                                                   | _   | 1   | _   | ps   |

## **Typical Output Characteristics**

### Figure 2. 2.5V Supply and Termination to $V_{DD}$ -1.5V, Minimum $V_{DD}$ and Maximum $T_A$





#### Notes

- A. Not 100% tested, guaranteed by design and characterization.
  Frequency stability is the maximum variation in frequency from F<sub>0</sub>. It includes initial accuracy, and variation from temperature and supply voltage.
  This parameter is specified in CyberClocks Online software





Figure 3. 2.5V Supply and Termination to  $V_{\text{DD}}\text{--}2V,$  Minimum  $V_{\text{DD}}$  and Maximum  $T_{\text{A}}$ 

Figure 4. 3.3V Supply and Termination to  $V_{\text{DD}}\text{--}2V$ , Minimum  $V_{\text{DD}}$  and Maximum  $T_{\text{A}}$ 







## **Switching Waveforms**



## **Termination Circuits**







## **Ordering Information**

| Part Number <sup>[7]</sup> Configuration |                    | Package Description                   | Product Flow             |  |
|------------------------------------------|--------------------|---------------------------------------|--------------------------|--|
| Pb-Free                                  |                    |                                       |                          |  |
| CY2X014FLXCT                             | Field Programmable | 6-Pin Ceramic LCC SMD - Tape and Reel | Commercial, 0° to 70°C   |  |
| CY2X014FLXIT                             | Field Programmable | 6-Pin Ceramic LCC SMD - Tape and Reel | Industrial, –40° to 85°C |  |
| CY2X014LXCxxxT                           | Factory Configured | 6-Pin Ceramic LCC SMD - Tape and Reel | Commercial, 0° to 70°C   |  |
| CY2X014LXIxxxT                           | Factory Configured | 6-Pin Ceramic LCC SMD - Tape and Reel | Industrial, –40° to 85°C |  |

## Package Diagram



0.64 TYP.

10

9

3

BOTTOM VIEW

TYP. 0.20 R REF.

1.2 TYP.



SIDE VIEW



TOP VIEW

Dimensions in mm General Tolerance: ± 0.15MM Kyocera dwg ref KD-VA6432-A Package Weight ~ 0.12 grams

001-10044-\*\*

0.10 REF.

0.10 R REF.

TYP.

0.32 R

TYP. 1.27

8

INDEX

2.54 TYP.

5

2

0.45 REF.

1

Note 7. "xxx" is a factory assigned code that identifies the programming option.



# **Document History Page**

|      | Document Title: CY2X014 Low Jitter LVPECL Crystal Oscillator<br>Document Number: 001-10179 |                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|------|--------------------------------------------------------------------------------------------|--------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Rev. | ECN No.                                                                                    | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| **   | 504478                                                                                     | RGL                | See ECN            | New data sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| *A   | 1428603                                                                                    | JWK/SFV            | See ECM            | Removed pull up on pin 1 and related specifications, Added items to Programming Variables section, Added $C_{IN}$ specification, Modified $t_{J2}$ , $I_{IH}$ , $I_{IL}$ , $I_{DD}$ and $I_{SB}$ specifications, Changed to a single Frequency Stability specification, Removed Peak-to-peak Period Jitter specification, Changed pin 2 from NC to DNU, Changed max storage temperature, Title change, 2.5V supply tightened from ±10% to ±5%, 2.5V termination option changed from VDD-1.4V to VDD-1.5V, Added typical output characteristic curves |  |  |  |  |
| *B   | 2669117                                                                                    | KVM/AESA           | 03/05/09           | Revised frequency stability and aging specs and conditions, Max frequency changed from 700 MHz to 690 MHz, Duty cycle changed from 45/55 to 40/60 for freq > 450 MHz, Removed reference to CY3672 programmer, Junction and storage temperatures changed from 125 to 135°C, IIH changed from 20 $\mu$ A to 115 $\mu$ A, IIL changed from 20 $\mu$ A to 50 $\mu$ A, Rise and fall times changed from 350 ps to 500 ps, Removed MSL spec, Changed Data Sheet Status to Final.                                                                           |  |  |  |  |
| *C   | 2701663                                                                                    | KVM/PYRS           | 05/06/09           | General clean up<br>Added explanation of gaps in the frequency range<br>Added URL for software<br>Removed frequency stability paragraph under Programming Variables<br>Added programming variables table<br>Added separate IDD spec for 2.5V supply<br>Changed the amount of load current in IDD footnote<br>Changed phase jitter parameter name<br>Removed supply voltage as a programming variable<br>Changed conditions for ESD spec<br>Changed rise & fall times from 500 ps to 400 ps typ, added min and max                                    |  |  |  |  |
| *D   | 2718433                                                                                    | WWZ/HMT            | 06/12/09           | No change. Submit to ECN for product launch.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |



## Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales.

| Products         |                      | PSoC Solutions        |                                   |
|------------------|----------------------|-----------------------|-----------------------------------|
| PSoC             | psoc.cypress.com     | General               | psoc.cypress.com/solutions        |
| Clocks & Buffers | clocks.cypress.com   | Low Power/Low Voltage | psoc.cypress.com/low-power        |
| Wireless         | wireless.cypress.com | Precision Analog      | psoc.cypress.com/precision-analog |
| Memories         | memory.cypress.com   | LCD Drive             | psoc.cypress.com/lcd-drive        |
| Image Sensors    | image.cypress.com    | CAN 2.0b              | psoc.cypress.com/can              |
|                  |                      | USB                   | psoc.cypress.com/usb              |

© Cypress Semiconductor Corporation, 2007-2009. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document Number: 001-10179 Rev. \*D

#### Revised June 12, 2009

Page 9 of 9

CyberClocks is a trademark of Cypress Semiconductor Corporation. All products and company names mentioned in this document may be the trademarks of their respective holders